Article

# Cryogenic III-V and Nb electronics integrated on silicon for large-scale quantum computing platforms

Received: 21 July 2024

Accepted: 28 November 2024

Published online: 30 December 2024

Check for updates

Jaeyong Jeong<sup>1</sup>, Seong Kwang Kim<sup>1</sup>, Yoon-Je Suh<sup>1</sup>, Jisung Lee<sup>2</sup>, Joonyoung Choi <sup>3</sup>, Joon Pyo Kim<sup>1</sup>, Bong Ho Kim<sup>1</sup>, Juhyuk Park<sup>1</sup>, Joonsup Shim<sup>1</sup>, Nahyun Rheem<sup>1</sup>, Chan Jik Lee<sup>1</sup>, Younjung Jo<sup>3</sup>, Dae-Myeong Geum<sup>4</sup>, Seung-Young Park<sup>2</sup>, Jongmin Kim<sup>5</sup> & Sanghyeon Kim <sup>1</sup>

Quantum computers now encounter the significant challenge of scalability, similar to the issue that classical computing faced previously. Recent results in high-fidelity spin qubits manufactured with a Si CMOS technology, along with demonstrations that cryogenic CMOS-based control/readout electronics can be integrated into the same chip or die, opens up an opportunity to break out the challenges of qubit size, I/O, and integrability. However, the power consumption of cryogenic CMOS-based control/readout electronics cannot support thousands or millions of qubits. Here, we show that III–V two-dimensional electron gas and Nb superconductor-based cryogenic electronics can be integrated with Si and operate at extremely low power levels, enabling the control and readout for millions of qubits. Our devices offer a unity gain cutoff frequency of 601 GHz, a unity power gain cutoff frequency of 593 GHz, and a low noise indication factor ( $\sqrt{I_D}g_m^{-1}$ ) of 0.21 $\sqrt{\text{Vmm}}\sqrt{s^{-1}}$  at 4 K using more than 10 times less power consumption than CMOS.

Quantum computers have demonstrated a superior computational capability compared to classical computers for certain tasks<sup>1-4</sup>. To realize their full potential and solve real-world problems, quantum computers need to be large-scale systems, featuring millions to billions of qubits<sup>4,5</sup>. In this context, among various physical qubit platforms, silicon-based qubits have emerged as a key platform due to their inherent scalability with techniques of the complementary metal-oxide-semiconductor (CMOS) industry<sup>6</sup>. Today, quantum computer based on silicon spin qubits is composed of qubits positioned at a very low-temperature stage and classical microwave electronics at room temperature for control and readout, and they are connected by very long coaxial cables (Fig. 1a (left)). This approach is feasible for a small number of qubits and is useful for demonstrating the concept of a quantum computing system. However, considering that qubit platforms require one or more control and

readout lines for each qubit, unlike conventional computers, it is practically impossible to implement thousands or millions of qubits using this approach due to the input-output difficulties and high loss caused by long coaxial cables.

To overcome this bottleneck, the idea of placing the control and readout electronics closer to the qubits was proposed as an intermediate solution (Fig. 1a (center))<sup>6–8</sup>. Ultimately, similar to the evolution of conventional computers, it has been suggested to leverage advanced semiconductor processes to co-integrate qubits and control/readout electronics on the same chip (Fig. 1a (right)). In fact, recent research has focused on utilizing CMOS processes to integrate qubits and control/readout electronics onto a single chip<sup>9,10</sup>.

However, one critical challenge is the power consumption of control and readout electronics. Qubits can only function within

<sup>1</sup>School of Electrical Engineering, Korea Advanced Institute of Science and Technology (KAIST), Daejeon, Republic of Korea. <sup>2</sup>Center for Scientific Instrumentation, Korea Basic Science Institute (KBSI), Daejeon, Republic of Korea. <sup>3</sup>Department of Physics, Kyungpook National University (KNU), Daegu, Republic of Korea. <sup>4</sup>Department of Electrical Engineering, Inha University, Incheon, Republic of Korea. <sup>5</sup>Division of Device Technology, Korea Advanced Nano Fab Center (KANC), Suwon, Republic of Korea. <sup>1</sup>e-mail: shkim.ee@kaist.ac.kr







Fig. 1 | Concept of heterogeneous and monolithic 3D integration of III–V-based electronics on Si towards large-scale quantum computing solutions. a Presentday quantum computing systems are characterized by a qubit chip operating below 1 K, accompanied by classical microwave electronics functioning at 300 K. These classical microwave electronics, pivotal for control and readout functions, are connected to the qubits via lengthy coaxial cables. Placing control/readout electronics nearer to the qubit chip helps minimize the number of coaxial cables originating from room temperature. The ultimate solution for future large-scale quantum computing systems involves the integration of qubits and cryogenic control/readout electronics onto a single die. Given the constraints in cooling power, the imperative for extremely low-power cryogenic electronics, encompassing routing circuits and amplifiers, becomes evident. **b** Conceptual image of III-V/CMOS heterogeneous 3D integrated circuits to co-integrate qubits and control/readout electronics on the same chip. Although this work explored 3D integration in Si instead of CMOS, we anticipate that future studies will enable additional functionalities, including integration with foundry-available CMOS-based qubits and digital blocks. **c** 3D schematic of the proposed cryogenic devices for amplifier and switch, utilizing III-V-based high-mobility two-dimensional gas (2DEG) channels and Nb-based superconductors integrated on Si. The devices for RF signal amplifiers consist of III-V high-electron mobility transistors combined with Nb superconducting material to achieve high-frequency, low-noise, and low-power operation. **d** Cross-sectional STEM image of III-V heterostructure with T-shaped gate, demonstrating a gate length of 70 nm. Scale bar, 100 nm. **e** Cross-sectional STEM image of III-V heterostructure with Nb on Si with Al<sub>2</sub>O<sub>3</sub> (bonding dielectric), SiO<sub>2</sub> (interlayer dielectric). The InAlAs/InGaAs heterojunction with Si delta doping induces a two-dimensional electron gas (2DEG) in the quantum well (QW) InGaAs layer, providing remarkably high electron mobility at cryogenic temperature. Scale bar, 20 nm. **f** Cross-sectional STEM image of Nb global interconnect on Si with Al<sub>2</sub>O<sub>3</sub> (bonding dielectric), SiO<sub>2</sub> (interlayer dielectric). Scale bar, 20 nm. certain temperature limits, and the permissible power consumption at these temperatures is highly restricted, creating a significant power consumption constraint in quantum computing systems. Due to this issue, there has been active research into oubits that can operate at higher temperatures<sup>11-13</sup>. Recently, spin qubits capable of operating at 4 K have been developed, slightly alleviating the power consumption limitation<sup>13</sup>. Nonetheless, to implement thousands or millions of gubits, extremely low-power control/readout electronics are essential. In more detail, to control and readout qubits, we must use an RF signal, typically in the GHz range. As a result, RF transistors should be used in control/reading electronics, configured as a single system in conjunction with a digital block that converts and processes RF signals into digital signals (Fig. 1a (right)). However, the power consumed for the RF signal amplification accounts for as much as 40% of the total system power when we use the CMOS technology<sup>14</sup>, posing significant challenges to the exclusive use of CMOS technology and it is the main challenge in reducing the power consumption of the total system.

Several technologies have been explored for ultralow-power cryogenic RF transistors, including SiGe-based heterojunction bipolar transistors (HBTs)<sup>15-17</sup> and InP-based high-electron-mobility transistors (HEMTs)<sup>18-21</sup>. SiGe HBT possesses a significant advantage in its integration capability with CMOS; however, it suffers from several issues such as high noise level and operating power characteristics compared with InP HEMT devices<sup>19</sup>. In contrast, InP HEMT demonstrates outstanding low-noise and low-power characteristics at cryogenic temperatures, making it the primary choice in contemporary quantum computers. Nevertheless, the lack of cryogenic III-V technology integrated with Si limits its utilization of CMOS-driven large-scale quantum computing applications.

In this Article, we report high-frequency, low-noise, and lowpower cryogenic RF transistors and routing circuits by utilizing III-Vbased high-mobility two-dimensional gas (2DEG) channels and Nbbased superconductors integrated on Si, which we conceptually presented in our previous work<sup>22</sup>. Here, we provide an extension in terms of results, analysis and implications over the previous work. The device is especially efficient at cryogenic temperatures as low as 4 K, where the resistance of 2DEG significantly decreases and the resistance of the Nb superconductor approaches zero. We show that the device can offer state-of-the-art cryogenic performances with respect to the unity current gain cutoff frequency  $(f_T)$  of 601 GHz, unity power gain cutoff frequency ( $f_{MAX}$ ) of 593 GHz, and noise indicator ( $\sqrt{I_D}g_m^{-1}$ ) of  $0.21\sqrt{Vmm}\sqrt{s^{-1}}$  at 4 K. Notably, these performances are realized with power consumption an order of magnitude lower than conventional CMOS technologies, while being seamlessly integrated on Si. Furthermore, employing a groundbreaking routing circuit with 2DEG and Nb, we demonstrate the feasibility of extremely low-power electronics, which empower the utilization of several thousand qubits at 4 K. Our work establishes the foundation for scalable cryogenic control/readout platforms essential for large-scale quantum computing systems.

### **Results and discussion**

### Concept and device structure

Because of the cooling budget, only a small number of control/readout electronics are available in cryostats. Therefore, not only for devices that amplify RF signals, routing devices are necessary as well to control/readout a large number of qubits with a small number of cryogenic electronics. Figure 1b, c outlines the concept and structure of the devices. An III-V heterostructure and Nb superconductor are mono-lithically integrated on Si, and we used these materials to fabricate devices for amplifier and routing circuit. The techniques for the monolithic integration of different materials into Si are thoroughly explained in Supplementary Fig. 1, 2 and Methods. By employing III–V on Si technology through wafer bonding, even RF circuits can be implemented<sup>23,24</sup>. The device for RF signal amplifier is composed of a HEMT with scaled T-gate (Fig. 1d) and an Nb-based superconductor (Fig. 1e). Among the wide variety of superconductors, Nb was selected

due to its superconducting properties at 4 K and its excellent compatibility with III-V materials, especially InGaAs, in terms of contact resistance (Supplementary Fig. 3). Furthermore, the Nb and InGaAs contact is expected to exhibit excellent device reliability due to its nonalloyed nature<sup>25,26</sup>. Recently, research has progressed towards epitaxially growing Nb on III-V materials<sup>27</sup>, further expanding its potential across quantum computing applications. The routing circuit also consists of III-V HEMT and Nb superconductor, but the key design approach using III-V 2DEG local interconnect and Nb global interconnect is applied. The III-V 2DEG is used for transistor-to-transistor connections (referred to as local interconnect) to eliminate the vertical transport resistance, which is the main bottleneck at cryogenic temperatures, leading to extremely low resistance and high scalability. Moreover, for the global interconnect, the Nb superconducting material is used to effectively remove the parasitic resistance, resulting in low-noise and low-power operation (Fig. 1f).

The subsequent discussion details how the careful design of III–V heterostructure and the introduction of Nb superconductors compatible for III–V materials enabled the development of high-performance cryogenic devices. These devices operate at 4 K with high-frequency, lownoise, and low-power consumption, achieving a figure of merit that significantly surpasses the current state of the art. This concept offers a promising route for future large-scale quantum computing systems.

### Design and characterization of III-V heterostructure

III–V heterostructure should be carefully designed for low-power and low-noise operation at cryogenic temperatures. HEMTs are constructed based on heterojunctions of several III–V materials. Due to the InAlAs/InGaAs heterojunction with Si delta doping, 2DEG is formed in the quantum well channel with very high electron mobility (40,000 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup> at 4 K) (Fig. 2a). However, a vertical transport resistance component is inevitably created in the barrier layer, which is called barrier resistance ( $R_{barrier}$ ). This component accounts for a large portion (about 60% or more) of the total resistance in the InGaAs HEMTs at room temperature<sup>28,29</sup>. As the environment transitions to cryogenic conditions, this component becomes more dominant because of the change in major mechanism from thermionic emission to field emission (Fig. 2b). Notably, the extent of field emission is modulated by layer thickness. Consequently, optimizing barrier thickness is imperative for the minimization of the  $R_{barrier}$ .

To explore the practical impact of barrier thickness on the characteristics of III-V heterostructure at cryogenic temperatures, we designed epitaxial structures with barrier thicknesses of 18, 11, and 9 nm, while maintaining the other layers identical, as shown in Fig. 2c. The cross-sectional scanning transmission electron microscopy image of the three different III-V heterostructures can be found in Supplementary Fig. 4. The results of the characterization are summarized in Fig. 2d–f. The sheet resistances of 2DEG ( $R_{2DEG}$ ) in our 3D integrated InGaAs HEMTs range from 91 to  $132 \Omega \text{ sg}^{-1}$  at 4 K, which is slightly higher than the  $R_{2DEG}$  for state-of-the-art conventional InGaAs HEMTs (20 to 90  $\Omega$  sg<sup>-1</sup>)<sup>20,25,30,31</sup>, mainly due to backside interface, which requires further study to mitigate its impact in the future. Neverthe less, the  $R_{2DEG}$  of 91  $\Omega$  sq<sup>-1</sup> at 4 K is more than 10 times smaller than a typical high-doped Si semiconductor and a similar sheet resistance to Al metal of the same thickness. This is due to the fact that the electron mobility of 2DEG becomes higher at 4 K, which enables a higher frequency, and lower power and noise operation. However, the comparison of the R<sub>barrier</sub> as shown in Fig. 2f reveals that the outstanding conductivity achieved by the InAlAs/InGaAs heterostructure with Si delta doping will be of little value unless the *R*<sub>barrier</sub> can be suppressed. For non-optimized barrier thickness such as EPI-A as shown in Fig. 2c, the  $R_{\text{barrier}}$  at 4 K increases to over 1000  $\Omega \mu m$ , which is equivalent to the resistance of a 10 µm long channel on a 2DEG with a sheet resistance of  $100 \Omega \text{ sg}^{-1}$ . This demonstrates that the thickness of the InAlAs barrier has a dominant effect on R<sub>barrier</sub> and, consequently, plays a



**Fig. 2** | **Design of III–V heterostructure for cryogenic devices. a** Schematic of the III–V heterostructure on Si with Al<sub>2</sub>O<sub>3</sub> bonding dielectric and SiO<sub>2</sub> interlayer dielectric. **b** Illustration of the conduction band of III–V heterostructure along the line AB in (**a**). Two different emission mechanisms (thermionic emission and field emission) are shown. At cryogenic temperatures, field emission is a dominant mechanism. **c** Three different III–V heterostructures with different barrier thicknesses. The InAlAs barrier thicknesses are 18, 11, and 9 nm, respectively, and all other layers are the same. **d** *R*<sub>2DEG</sub> versus temperature for three different III-V

heterostructures. **e**  $R_{sh}$  versus thickness at 4 K for III–V 2DEG and conventional metal (Al) and semiconductor (n<sup>+</sup>-Si).  $R_{sh}$  of III–V 2DEG is more than 10 times lower than typical high-doped Si and comparable to Al metal of the same thickness. **f** Dependence of  $R_{barrier}$  on temperature in different III–V heterostructure. As the temperature decreases, the difference in the  $R_{barrier}$  attributable to variations in barrier thickness increases. This phenomenon is caused by a change in the mechanism at cryogenic temperatures and underscores the crucial role of barrier scaling at cryogenic temperatures.

crucial role in determining the overall device resistance at cryogenic temperature. Therefore, to ensure the effective operation of a scaling device with a sub-micron level, the  $R_{\text{barrier}}$  must be reduced to approximately 100  $\Omega$  µm. The III–V heterostructure with the scaled InAlAs barrier of 9 nm shows very low  $R_{\text{barrier}}$  values of 132  $\Omega$  µm. Such a low  $R_{\text{barrier}}$  can play a key role in enabling high-frequency, low-noise, and low-power operation at cryogenic temperature. In this context, the barrier thickness plays a critical role. A scaling barrier thickness allows a more effective field emission, allowing the low parasitic resistance at cryogenic temperature. However, over-scaling the barrier thickness can cause high gate leakage and generate additional noise, so designing an appropriate barrier thickness is very important, and the 9 nm barrier was used in this study. The detailed device characteristics depending on the III–V heterostructure can be found in Supplementary Fig. 5.

### Cryogenic device for low power and low noise amplifier

The characterization of the III-V HEMT with Nb superconductor integrated on Si was conducted at 300 K and 4 K in a cryogenic probe station. The detailed measurement setup is described in Methods. All the results reported in the following refer to two-finger devices with gate length  $L_G = 70$  nm. For a fair comparison, currents were normalized by the total width of the device. The transfer characteristics at low drain voltage (V<sub>DS</sub>) of 50 and 100 mV are shown in Fig. 3a. When the temperature drops to cryogenic levels, the subthreshold swing (SS) of the device is improved and the off-current of the device decreases along with the decreasing gate leakage current (Supplementary Fig. 6). At 4 K, the minimum SS is 35 mV dec<sup>-1</sup> at  $V_{DS}$  = 50 mV, and the gate leakage current is in the order of 10<sup>-8</sup> A µm<sup>-1</sup> during typical optimal low-noise operation of gate voltage ( $V_{GS}$ ), which is small enough not to dominate the noise performance. The SS value of 35 mV dec<sup>-1</sup> is not exceptionally low compared to previously reported cryogenic devices<sup>20,21,32,33</sup>. This is attributed to fluctuations in the channel potential<sup>34,35</sup>, which influence the level of disorder within the device, thereby impacting the SS of the device. This effect largely depends on the channel structure<sup>34,35</sup>, making the design of an appropriate channel structure important for quantum computing applications. Figure 3b presents the transconductance  $(g_m)$  characteristics measured at  $V_{\rm DS}$  of 50 and 100 mV. A greatly improved  $g_{\rm m}$  of  $0.8\,\mathrm{S\,mm^{-1}}$  is obtained at 4 K with a low  $V_{\mathrm{DS}}$  of 100 mV compared to 300 K thanks to the increased mobility and the reduced parasitic resistance obtained by the optimized III-V heterostructure and Nbbased contact (Supplementary Figs. 3, 7). The small parasitic resistance and excellent mobility characteristics at 4 K can also be found in the



Fig. 3 | Electrical performance of cryogenic III-V HEMT on Si for low noise amplifier. Transfer (a) and transconductance (b) characteristics of III–V HEMTs on Si with  $L_{\rm G}$  of 70 nm and  $W_{\rm G}$  of 2 × 20 µm measured at  $V_{\rm DS}$  of 50 (dashed) and 100 mV (solid). The measurements were conducted at 300 K and 4 K. When cooled to 4 K, the device exhibits transfer characteristics with improved SS of 35 mV dec<sup>-1</sup> at  $V_{\rm DS} = 50$  mV. The positive threshold voltage ( $V_{\rm TH}$ ) shift is also observed. The device offers sharper  $g_{\rm m}$  characteristics and a high peak  $g_{\rm m}$  of 0.8 S mm<sup>-1</sup> at 4 K for a low  $V_{\rm DS}$  of 100 mV, compared to those observed at 300 K. This improvement at 4 K is attributed to enhanced 2DEG mobility and a reduction in parasitic resistance.

**c** Output characteristics of the same device, showing improved on-resistance and increased maximum current at 4 K. **d** Noise indication factor versus  $I_D$  of the device at a low  $V_{DS}$  of 50 and 100 mV. The measurements were conducted at 300 K and 4 K. The device shows a very low noise indication factor of 0.21 0.21 $\sqrt{Vmm}\sqrt{s^{-1}}$  and the  $P_{DC}$  at minimum noise indication factor is only 0.8 and 2 mW mm<sup>-1</sup> at  $V_{DS} = 50$  and 100 mV. Gain plots of III–V HEMTs on Si with  $L_G$  of 70 nm and  $W_G$  of 2 × 20 µm measured at 300 K (**e**) and 4 K (**f**). The measurements were conducted at  $V_{DS}$  of 500 mV and the optimal  $V_{GS}$  for each temperature. The  $f_T$  and  $f_{MAX}$  are extracted by extrapolating the  $h_{21}$  and U curves with –20 dB dec<sup>-1</sup> lines.

output characteristics of the device measured over  $V_{\rm GS}$  range of -0.7 to 0.3 V with 0.1 V steps (Fig. 3c), showing improved on-resistance ( $R_{\rm on}$ ) of 0.4  $\Omega$  mm and maximum drain current of 1225 mA mm<sup>-1</sup> at  $V_{\rm GS}$  of 0.3 V at 4 K. The low noise potential of the device can be clearly seen in a figure of merit called the noise indication factor ( $\sqrt{I_{\rm D}} g_{\rm m}^{-1}$ ), which is particularly important for low-noise and low-power RF applications<sup>36</sup>. The noise indication factor as a function of  $I_{\rm D}$  is reported in Fig. 3d. At 4 K, the device exhibits a low noise indication factor of 0.21  $0.21\sqrt{\rm Vmm}\sqrt{s^{-1}}$  at  $I_{\rm D}$  of 20 mA mm<sup>-1</sup>. The  $I_{\rm D}$  is a range of 15–20 mA mm<sup>-1</sup> for optimal low-noise operation, which is a very low current level and therefore suitable for low-power operation.

High-frequency characterization was also conducted at both 300 K and 4 K using vector network analysis (VNA). Prior to device characterization, on-wafer calibrations were performed to remove extrinsic effects from cables and probe station, ensuring precise results. The parasitic components related to the contact pad were also removed through a pad de-embedding process using open and short test patterns fabricated on the same substrate. Following this, the scattering (S)-parameters of III-V HEMTs on Si were measured. The current gain  $(h_{21})$  and unilateral power gain (U) derived from the S-parameter are shown in Fig. 3e, f. The device exhibits  $f_T$  of 489 GHz and  $f_{MAX}$  of 474 GHz at 300 K. When the temperature drops to 4 K, the  $f_{\rm T}$  and  $f_{\rm MAX}$  are greatly enhanced to 601 and 593 GHz at a low  $V_{DS}$  of 0.5 V due to improved electron mobility and reduced parasitic resistance, as analyzed in the DC characteristics. These results demonstrate that III-V HEMT on Si-based cryogenic RF transistors not only outperform CMOS-based cryogenic RF transistors but also provide competitive performance when compared to conventional III-V-

based cryogenic RF transistors. Recently, researchers have been exploring optimal barrier, spacer, and channel structures to further enhance the 40 dB gain and 1.4 K average noise temperature of state-of-the-art InGaAs HEMT LNAs for quantum computing applications<sup>37,38</sup>. Incorporating such optimized designs into this study could bring us a significant step closer to achieving large-scale quantum computing platforms. Moreover, because our device is integrated on Si, it can break the trade-off relationship between cryogenic performance and integration capability observed in conventional devices. In fact, our device can be integrated into cryogenic CMOS chip including digital blocks or qubit processors, and the potential of this approach has been demonstrated in previous studies through the implementation of heterogeneous and monolithic 3D integration of III-V and CMOS technologies<sup>39,40</sup>.

### Routing strategy with low power consumption

To implement large-scale quantum computing systems within the limited power budget of a cryostat, the development of cryogenic RF transistors that operate at very low power is crucial. However, simply reducing the power consumption of cryogenic RF devices may have limitations. Therefore, there has been active development of routing circuits designed to control and readout a large number of qubits with a small number of cryogenic devices. A routing circuit for large-scale quantum computing systems must meet multiple criteria: low power consumption, low noise, low insertion loss, and high isolation capability. Cryogenic routing circuits have already been demonstrated using various technologies such as CMOS and III–V<sup>41–46</sup>. However, one of the limitations for conventional routing circuits is their large vertical



**Fig. 4** | **Cryogenic characteristics of III-V-based DC and RF routing circuits monolithically integrated on Si. a** Schematic of 1-to-4 DC routing circuit diagram. There are one input and four outputs with four control gates (A<sub>1</sub>, A<sub>2</sub>, B<sub>1</sub>, B<sub>2</sub>). **b** Resistance of Nb versus temperature (normalized to the resistance at 10 K), showing the transition temperature of 8 K. Inset includes resistance values measured up to 300 K. **c** Input-output waveforms under different input voltages, showing the functionality of the cryogenic routing. **d** Resistance benchmark for the presented routing circuits compared with conventional CMOS-based approach (22 nm FDSOI) in the case of scaled structure. The layout of the routing circuit is

found in Supplementary Fig. 8. The resistance is normalized to the resistance of a CMOS-based routing circuit with 32 gates. **e** Schematic of 1-to-2 RF routing circuit diagram. There are two RF output ports (RF<sub>1</sub> and RF<sub>2</sub>) with one common port (RF<sub>C</sub>). The C<sub>1</sub> and C<sub>2</sub> are control gates. **f** S<sub>21</sub> versus frequency under different  $V_{ov}$  of the control gate. **g** Output waveform under different input signal frequencies. **h** Output waveform for a 6 GHz input signal with path 1 off and path B on. **i** Static power consumption as a function of  $V_{ov}$  measured at 4 and 300 K. The line represents the typical operation region with a  $V_{ov}$  range of -0.1 to 0.4 V.

transport resistance. The portion of the vertical transport resistance of the 1-to-8 routing circuit utilizing state-of-the-art cryogenic CMOS (22 nm FDSOI) is about 80% (Supplementary Fig. 8). It means that the vertical transport resistance is a main bottleneck in the routing circuits at cryogenic temperature. Therefore, reducing the vertical transport resistance or ideally removing the vertical transport resistance is the main key to developing highly scalable routing circuits.

To break this bottleneck, we designed the routing circuit using III-V 2DEG local interconnect and Nb superconducting global interconnect (Fig. 4a). More detailed cross-sectional structures of routing circuits can be found in Supplementary Fig. 8. By replacing the local interconnect between transistors from metal to 2DEG, the vertical transport resistance can be effectively eliminated (Supplementary Fig. 8). On the global interconnect side, superconducting Nb is used to minimize the power consumed of electrodes and suppress the self-heating generated as a result. The superconductive transition of the Nb is depicted in Fig. 4b, occurring within the temperature range of 8 K. The operating temperature for the routing circuits is 4 K, at which the Nb global interconnect remains superconductive. The time-domain measurements are shown in Fig. 4c. Applying a constant voltage to the



**Fig. 5** | **Achieving high-gain and low-noise cryogenic electronics using III-V on Si devices.**  $f_T$  versus  $\sqrt{I_D} g_m^{-1}$  (**a**) and  $f_T$  versus  $P_{DC}$  (**b**) benchmarks for state-of-the-art cryogenic RF transistors. The  $f_T$  and  $\sqrt{I_D} g_m^{-1}$  are extracted at each optimum bias point, not at the same bias. Among the presented devices, our device is closest to the optimum corner region (highest  $f_T$  and lowest noise indication factor & highest  $f_T$  and lowest  $P_{DC}$ ). Inset includes  $f_T$  versus  $\sqrt{I_D} g_m^{-1}$  benchmark only for III-V. Data

from refs. 18,20,21,47–50. **c** Projected power consumption profiles for our device and CMOS depending on the number of gates and considering the presence or absence of routing circuits. The routing ratio is 1-to-10. Colored lines indicate the cooling power achievable with state-of-the-art dilution refrigerators, assuming 50% power consumption at the readout.

frequency, low noise, and low power) and scalability (integration

capability and CMOS compatibility) is one of the main limitations of conventional cryogenic electronics. The state-of-the-art III-V HEMT-

common port, on-state voltage to A1, off-state voltage to A2, and onstate voltage pulse to B<sub>1</sub> causes current to flow through the corresponding Y<sub>11</sub> output. Conversely, applying the off-state voltage to A<sub>1</sub>, on-state voltage to A2, and on-state voltage pulse to B2 results in current flow through the corresponding  $Y_{22}$  output. These show the proper routing operation in 1-to-4 DC routing. The projected total resistance of our approach and conventional CMOS approach for the same layout is reported in Fig. 4d. The layout used for the prediction can be found in Supplementary Fig. 8. The routing circuits with 2DEG local interconnect and Nb global interconnect demonstrate approximately a 5-fold reduction in resistance compared to the conventional structure in routing with 8 gates, and up to approximately 10-fold reductions for 32 gates (Fig. 4d). The larger the number of gates, the greater the effectiveness of our structure, suitable for large-scale quantum computing systems. This improvement is attributed to the zero resistance of superconductive global interconnect and significantly reduced local resistance achieved by introducing 2DEG without metal contact between the channels. As the scale of the quantum computer increases, the impact of this structure becomes more pronounced. Therefore, this architecture could provide a promising solution for a highly scalable routing system.

We developed not only DC but also 1-to-2 RF signal routing circuits. As presented in Fig. 4e, the RF signal is applied to a common port and divided into two paths. The path is selectively connected or isolated by using III-V 2DEG on Si. By applying bias on the control gate, the density of 2DEG is regulated, thereby changing the transmission of the RF signal (Fig. 4f). The insertion loss and isolation are 5.1 dB and 32.8 dB at 8 GHz. The switching ratio  $(S_{21,off} - S_{21,on})$  is about 25 dB up to 14 GHz, representing the appropriateness for control of spin qubits<sup>46</sup>. As shown in Fig. 4g, h, the time-domain response of the routing circuit is demonstrated by signal generator and oscilloscope. The routing circuit is not significantly affected by frequency changes in the frequency range of 2-14 GHz (Fig. 4g) and demonstrates excellent routing capabilities (Fig. 4h). The static power consumption, which accounts for most of the power consumption of the RF routing circuit, is measured (Fig. 4i). Due to reduced gate leakage at cryogenic temperatures, the switch can operate with less static power consumption. In the operating range of the switch ( $V_{ov}$ : -0.1 to 0.4 V), it has a low power consumption of up to 60.8 nW per switch.

### Performance benchmark

For cryogenic devices used in large-scale quantum computing applications, high-frequency, low-noise, and low-power characteristics are of major importance. The trade-off between high performance (high based cryogenic electronics, which are widely used in today's quantum computing system, exhibit high cutoff frequency, low noise, and low power consumption. However, they are not considered promising candidates for future large-scale quantum computing due to poor scalability and low compatibility with CMOS. On the other hand, CMOS-based cryogenic devices are very effective from a scalability perspective due to the active development of CMOS-based spin qubits and the potential for CMOS to enable the co-integration of qubitcontrol/readout electronics. However, they have the drawback of being difficult to achieve high performance. Figure 5a, b show the performance benchmarking of the III-V-on-Si-based cryogenic RF electronics compared with other approaches including III-V and CMOS that are available in the literatures. The  $f_{\rm T}$  and  $\sqrt{I_{\rm D}}g_{\rm m}^{-1}$  are extracted at their respective optimum bias point. For our device,  $f_{\rm T}$  is extracted at  $V_{\rm DS}$  of 500 mV and  $\sqrt{I_{\rm D}}g_{\rm m}^{-1}$  is extracted at  $V_{\rm DS}$  of 100 mV. This benchmark highlights two major aspects of our devices. First, our III-V-based devices integrated on Si significantly outperform CMOSbased cryogenic devices. The cutoff frequency is about twice as large, and the noise indication factor is approximately 15 to 20 times smaller (Fig. 5a). It is particularly important that these excellent characteristics are achievable at power consumption more than 10 times lower. Second, our device not only surpasses CMOS performance but also demonstrates enhanced performance compared to previously reported III-V devices<sup>18,20,21,47-50</sup>. This significant improvement could arise from two main factors: (1) optimized III-V heterostructure with QW channel and barrier thickness, which can more effectively enhance the electron mobility and reduce the parasitic resistance at cryogenic temperature: (2) the Nb-based ohmic contact effectively reduces the contact resistance, which is more importance in scaling RF devices, improving high-frequency, low-noise, low-power characteristics. Of course,  $f_{\rm T}$  and noise indicator do not directly represent the gain and minimum noise levels in an LNA circuit, but it is clear that our device has sufficient potential as a qubit signal readout device. In future studies, a comprehensive evaluation of the minimum noise after LNA fabrication will be necessary<sup>19,37,38</sup>.

Based on the performance of cryogenic RF devices and routing circuits, we estimated the power consumption of readout electronics. Figure 5c shows the projected power consumption profiles for our proposed platform compared to a CMOS-only platform depending on the number of gates and considering the presence or absence of routing circuits. Assumptions include a routing ratio of 1-to-10 and 50%

power dissipation at the readout. Colored lines represent the cooling power provided by state-of-the-art dilution refrigerators. Our projections strongly demonstrate that: while using only CMOS technology to control and readout thousands of qubits is a practical approach, reaching tens of thousands of qubits or more likely necessitates the implementation of III-V-on-Si technology presented by this work.

We have demonstrated cryogenic electronics using III-V heterostructure and Nb superconductor, integrated on Si, for amplifying GHz range signal and signal routing. The capabilities and advantages of our devices result from the distinctive combination of a carefully designed III-V heterostructure and the introduction of the Nb superconductor, providing state-of-the-art cryogenic performance. Crucially, because our devices were demonstrated on a Si wafer using a heterogeneous and monolithic 3D integration method, it challenges the fundamental problem of conventional III-V technology, which is difficulty in integration with Si, thereby offering a path to highly scalable quantum computing systems. Given the effectiveness of our heterogeneous and monolithic 3D integration solution in accommodating multiple functionalities without performance degradation<sup>39</sup>, more functionalities such as CMOS-based qubits (e.g., spin qubits) and control/readout electronics (e.g., analog-to-digital converters, digital-to-analog converters, and mixer) can be added to our approach.

### Methods

# Fabrication of heterogeneous and monolithic 3D integrated InGaAs HEMTs on Si

The process began with the fabrication of III-V on Si wafer. A schematic of the process flow is shown in Supplementary Fig. 1. The III-V heterostructure was grown on a semi-insulating InP wafer by molecular beam epitaxy. The III-V heterostructure contains both active layers grown in an inverted sequence and etch stop layers. The etch stop layers comprise InGaAs and InP layers. The active layers consist of a 40 nm n<sup>+</sup>-InGaAs contact layer, 3 nm InP etch stop layer, 9 nm InAlAs barrier with Si delta doping, InGaAs-based QW channel (In0.53Ga0.47As/  $In_{0.8}Ga_{0.2}As/In_{0.53}Ga_{0.47}As$ , 1/4/3 nm), and 30 nm InAlAs back barrier. We prepared the III-V wafer and Si wafer with cleaning steps. After cleaning steps, the 2-µm-thick SiO<sub>2</sub> was deposited on Si wafer as an interlayer dielectric. Subsequently, both samples were loaded into atomic layer deposition (ALD) chamber at 250 °C for deposition of 20nm-thick Al<sub>2</sub>O<sub>3</sub> as a bonding dielectric. After the surface activation with O<sub>2</sub> plasma, the III-V wafer was bonded to the Si wafer by direct wafer bonding (DWB) process at 200 °C. Finally, the III-V on Si wafer was achieved by selectively removing the III-V substrate and etch stop layers by HCl and H<sub>3</sub>PO<sub>4</sub>:H<sub>2</sub>O<sub>2</sub>:H<sub>2</sub>O solution.

Both the HEMT-based low noise-oriented RF devices and HEMTbased routing circuits were fabricated with same fabrication process. A schematic of the processing step is provided in Supplementary Fig. 2. The device area definition was conducted by H<sub>3</sub>PO<sub>4</sub>:H<sub>2</sub>O<sub>2</sub>:H<sub>2</sub>O and H<sub>3</sub>PO<sub>4</sub>:HCl solutions. Following the removal of the native oxide by HCI: DI solution, Nb-based contact metal was deposited. Subsequently, we re-deposited the Nb as a global interconnect. The T-shape pattern was defined by double-exposure electron-beam lithography with the bilayer electron-beam resist stack composed of poly(methyl methacrylate) (PMMA) and poly(methyl methacrylate)poly(methacrylate acid) (PMMA-PMAA). Prior to depositing the gate metal, the n<sup>+</sup>-InGaAs layer was etched using citric acid-based solution for gate recess. Then, the gate metal of Pt/Ti/Au was deposited. Finally, annealing was performed at 250 °C for 5 min. The devices for the RF amplifier, DC switch, and RF switch have gate width ( $W_G$ ) of 40, 5, and 30  $\mu$ m, respectively, while the gate length ( $L_{\rm G}$ ) and sourceto-drain spacing ( $L_{SD}$ ) are all same as 70 nm and 2  $\mu$ m. Using the same integration process, we have demonstrated the heterogeneous and monolithic 3D integration of III-V HEMTs on Si CMOS without any degradation in the performance of the top and bottom devices and circuits<sup>39</sup>.

### **Electrical characterization**

Cryogenic temperature measurements were conducted using Lakeshore cryogenic probe station equipped with a cooled radiation shield to prevent the device from thermal radiation heating. The DC characteristics were measured using an on-wafer probe station with a Keithley 4200 and RF characteristics were measured using an on-wafer probe station with VNA, signal generator, and spectrum analyzer. The GSG probe and coaxial cables were calibrated using an off-wafer two-port open-short-load-thru method. Additionally, a standard de-embedding technique with on-wafer open and short patterns was utilized to remove the parasitic capacitance and inductance related to the contact pad.

### **Data availability**

The datasets generated during and analyzed during this study are available from the corresponding author upon request.

### References

- Montanaro, A. Quantum algorithms: an overview. npj Quantum Inf. 2, 15023 (2016).
- 2. Daley, A. J. et al. Practical quantum advantage in quantum simulation. *Nature* **607**, 667–676 (2022).
- 3. Bravyi, S., Gosset, D. & König, R. Quantum advantage with shallow circuits. *Science* **362**, 308–311 (2018).
- Reiher, M., Wiebe, N., Svore, K. M., Wecker, D. & Troyer, M. Elucidating reaction mechanisms on quantum computers. *Proc. Natl Acad. Sci. USA* **114**, 7555–7560 (2017).
- Fowler, A. G., Mariantoni, M., Martinis, J. M. & Cleland, A. N. Surface codes: towards practical large-scale quantum computation. *Phys. Rev. A* 86, 032324 (2012).
- 6. Gonzalez-Zalba, M. F. et al. Scaling silicon-based quantum computing using CMOS technology. *Nat. Electron.* **4**, 872–884 (2021).
- 7. Craninckx, J. et al. CMOS cryo-electronics for quantum computing. in *International Electron Devices Meeting (IEDM)* (IEEE, 2020).
- 8. Charbon, E. et al. Cryo-CMOS for quantum computing. in *International Electron Devices Meeting (IEDM)* (IEEE, 2017).
- 9. Xue, X. et al. CMOS-based cryogenic control of silicon quantum circuits. *Nature* **593**, 205–210 (2021).
- Veldhorst, M., Eenink, H. G. J., Yang, C. H. & Dzurak, A. S. Silicon CMOS architecture for a spin-based quantum computer. *Nat. Commun.* 8, 1766 (2017).
- 11. Petit, L. et al. Universal quantum logic in hot silicon qubits. *Nature* **580**, 355–359 (2020).
- Yang, C. H. et al. Operation of a silicon quantum processor unit cell above one kelvin. *Nature* 580, 350–354 (2020).
- Camenzind, L. C. et al. A hole spin qubit in a fin field-effect transistor above 4 kelvin. *Nat. Electron.* 5, 178–183 (2022).
- 14. Peng, Y. et al. A Cryo-CMOS wideband quadrature receiver with frequency synthesizer for scalable multiplexed readout of silicon spin qubits. *IEEE J. Solid-State Circ.* **57**, 2374–2389 (2022).
- Montazeri, S., Grimes, P. K., Tong, C. Y. E. & Bardin, J. C. A wide-band high-gain compact SIS receiver utilizing a 300-μW SiGe if LNA. *IEEE Trans. Appl. Supercond.* 27, 1–5 (2017).
- Montazeri, S. & Bardin, J. C. A sub-milliwatt 4-8 GHz SiGe cryogenic low noise amplifier. *IEEE MTT-S Int. Microw. Symp. Dig.* 160–163 (2017).
- Weinreb, S., Bardin, J. C. & Mani, H. Design of cryogenic SiGe low-noise amplifiers. *IEEE Trans. Microw. Theory Tech.* 55, 2306–2312 (2007).
- Heinz, F., Thome, F., Leuther, A. & Ambacher, O. A 50-nm gatelength metamorphic HEMT technology optimized for cryogenic ultra-low-noise operation. *IEEE Trans. Microw. Theory Tech.* 69, 3896–3907 (2021).
- 19. Cha, E. et al. InP HEMTs for Sub-mW Cryogenic Low-Noise Amplifiers. *IEEE Electron Device Lett.* **41**, 1005–1008 (2020).
- Cha, E. et al. Cryogenic InGaAs HEMTs with reduced on-resistance using strained ohmic contacts. in *International Electron Devices Meeting (IEDM)* 34.5.1–34.5.4 (IEEE, 2023).

- Cha, E. et al. Optimization of channel structures in InP HEMT technology for cryogenic low-noise and low-power operation. *IEEE Trans. Electron Devices* **70**, 2431–2436 (2023).
- Jeong, J. et al. Cryogenic RF transistors and routing circuits based on 3D stackable InGaAs HEMTs with Nb superconductors for largescale quantum signal processing. In *IEEE Symposium on VLSI Technology and Circuit (VLSI)*, p. T7-5 (IEEE, 2023).
- 23. Leuther, A. et al. InGaAs HEMT MMIC technology on silicon substrate with backside field-plate. 2020 50th Eur. Microw. Conf. EuMC 2020 187–190 (IEEE, 2021).
- 24. Tessmann, A. et al. 20-nm In0.8Ga0.2As MOSHEMT MMIC Technology on Silicon. *IEEE J. Solid-State Circ.* **54**, 2411–2418 (2019).
- Alt, A. R. & Bolognesi, C. R. Temperature dependence of annealed and nonannealed HEMT ohmic contacts between 5 and 350 K. *IEEE Trans. Electron Devices* 60, 787–792 (2013).
- Zhong, Y., Wang, W., Sun, S., Ding, P. & Jin, Z. Long-time thermal stability comparison of alloyed and non-alloyed ohmic contacts for InP-Based HEMTs. *Phys. Status Solidi* **214**, 1700411–1–1700411-5 (2017).
- Shabani, J. et al. Two-dimensional epitaxial superconductorsemiconductor heterostructures: a platform for topological superconducting networks. *Phys. Rev. B* **93**, 1–6 (2016).
- Jeong, J. et al. Stackable InGaAs-on-Insulator HEMTs for Monolithic 3-D Integration. *IEEE Trans. Electron Devices* 68, 2205–2211 (2021).
- Waldron, N., Kim, D.-H. & Del Alamo, J. A. A self-aligned InGaAs HEMT architecture for logic applications. *IEEE Trans. Electron Devices* 57, 297–304 (2010).
- Schleeh, J. et al. Ultralow-power cryogenic InP HEMT with minimum noise temperature of 1 K at 6 GHz. *IEEE Electron Device Lett.* 33, 664–666 (2012).
- Watanabe, I. et al. Thermal stability of Ti/Pt/Au ohmic contacts for cryogenically cooled InP-based HEMTs on (4 1 1)A-oriented substrates by MBE. J. Cryst. Growth **301–302**, 1025–1029 (2007).
- Ferraris, A., Cha, E., Mueller, P., Moselund, K. & Zota, C. B. Cryogenic quantum computer control signal generation using high-electronmobility transistors. *Commun. Eng.* 3, 1–7 (2024).
- 33. Han, Y. et al. High Performance 5 nm Si Nanowire FETs with a Record Small SS = 2.3 mV/dec and High Transconductance at 5.5 K Enabled by Dopant Segregated Silicide Source/Drain. In IEEE Symposium on VLSI Technology and Circuit (VLSI), p. T8-4 (IEEE, 2023).
- Jeong, J. et al. Impact of the channel thickness fluctuation on the subthreshold swing of InGaAs HEMTs at cryogenic temperature down to 4 K for ultra low power LNAs. In *IEEE International Electron Devices Meeting (IEDM)* T34.4.1-T34.4.4 (IEEE, 2023).
- Jeong, J. et al. Influence of Channel Structure on the Subthreshold Swing of InGaAs HEMTs at Cryogenic Temperatures Down to 4 K. IEEE Trans. Electron Devices **71**, 3390–3395 (2024).
- Pospieszalski, M. W. Extremely low-noise amplification with cryogenic FETs and HFETs: 1970-2004. *IEEE Microw. Mag.* 6, 62–75 (2005).
- Li, J., Pourkabirian, A., Bergsten, J., Wadefalk, N. & Grahn, J. Influence of spacer thickness on the noise performance in InP HEMTs for cryogenic LNAs. *IEEE Electron Device Lett.* 43, 1029–1032 (2022).
- Li, J., Bergsten, J., Pourkabirian, A. & Grahn, J. Investigation of noise properties in the InP HEMT for LNAs in Qubit amplification: effects from channel indium content. *IEEE J. Electron Devices Soc.* 12, 243–248 (2024).
- Jeong, J. et al. Heterogeneous and Monolithic 3D Integration of III-V-Based radio frequency devices on Si CMOS circuits. ACS Nano 16, 9031–9040 (2022).
- Zota, C. B. et al. III-V-on-CMOS devices and circuits: opportunities in quantum infrastructure. In *International Electron Devices Meeting* (*IEDM*) (IEEE, 2019).
- Pauka, S. J. et al. Characterizing quantum devices at scale with custom cryo-CMOS. *Phys. Rev. Appl.* 13, 054072 (2020).

- Acharya, R. et al. Multiplexed superconducting qubit control at millikelvin temperatures with a low-power cryo-CMOS multiplexer. *Nat. Electron.* 6, 900–909 (2023).
- 43. Hornibrook, J. M. et al. Cryogenic control architecture for largescale quantum computing. *Phys. Rev. Appl.* **3**, 024010 (2015).
- Ward, D. R., Savage, D. E., Lagally, M. G., Coppersmith, S. N. & Eriksson, M. A. Integration of on-chip field-effect transistor switches with dopantless Si/SiGe quantum dots for high-throughput testing. *Appl. Phys. Lett.* **102**, 213107 (2013).
- 45. Puddy, R. K. et al. Multiplexed charge-locking device for large arrays of quantum devices. *Appl. Phys. Lett.* **107**, 143501 (2015).
- 46. Reilly, D. et al. Exchange control of nuclear spin diffusion in a double quantum dot. *Phys. Rev. Lett.* **104**, 236802-1–236802-4 (2010).
- 47. Bardin, J. C. et al. Design and characterization of a 28-nm Bulk-CMOS cryogenic quantum controller dissipating less than 2 mW at 3 K. *IEEE J. Solid-State Circuits* **54**, 3043–3060 (2019).
- Chakraborty, W. et al. Characterization and Modeling of 22 nm FDSOI Cryogenic RF CMOS. *IEEE J. Explor. Solid-State Comput. Devices Circuits* 7, 184–192 (2021).
- Nyssens, L. et al. 28-nm FD-SOI CMOS RF Figures of Merit down to 4.2 K. IEEE J. Electron Devices Soc. 8, 646–654 (2020).
- Gong, M. J. et al. Design considerations for spin readout amplifiers in monolithically integrated semiconductor quantum processors. Dig. Pap. - *IEEE Radio Freq. Integr. Circuits Symp.* 2019-June, 111–114 (IEEE, 2019).

# Acknowledgements

This work was partly supported by the National Research Foundation of Korea (NRF) grant (No. 2022M3F3A2A01065057, RS-2023-00224408, and RS-2024-00400931) and the National Research Council of Science & Technology (NST) grant by the Korea government (MSIT) (No. GTL24041-000) (S.K.). This work was supported by the Ministry of Science and ICT, (Project Number: 1711198544) (S.-Y.P.) and Commercialization Promotion Agency for R&D Outcomes (COMPA) (S.-Y.P.).

# **Author contributions**

J.J. and S.K. conceived and developed the idea of the cryogenic III-V and Nb electronics integrated on Si. S.K. supervised the project. J.J. and J. K. designed the III-V heterostructure. J.J., S.K.K., Y.-J.S., N.R., and C.J.L fabricated the devices. J.C. and Y.J. developed the Nb superconductor deposition and characterization. J.J., J.L., J.P., and S.-Y.P. built the cryogenic experimental setup and conducted cryogenic measurements. J.J., J.P.K., B.K., J.S., D.-M.G., and S.K. discussed and analyzed the measurement data. J.J. and S. K. wrote the manuscript with input from all authors.

# **Competing interests**

The authors declare no competing interests.

# **Additional information**

**Supplementary information** The online version contains supplementary material available at https://doi.org/10.1038/s41467-024-55077-1.

**Correspondence** and requests for materials should be addressed to Sanghyeon Kim.

**Peer review information** *Nature Communications* thanks Jan Grahn, and the other, anonymous, reviewer(s) for their contribution to the peer review of this work. A peer review file is available.

**Reprints and permissions information** is available at http://www.nature.com/reprints

**Publisher's note** Springer Nature remains neutral with regard to jurisdictional claims in published maps and institutional affiliations.

**Open Access** This article is licensed under a Creative Commons Attribution-NonCommercial-NoDerivatives 4.0 International License, which permits any non-commercial use, sharing, distribution and reproduction in any medium or format, as long as you give appropriate credit to the original author(s) and the source, provide a link to the Creative Commons licence, and indicate if you modified the licensed material. You do not have permission under this licence to share adapted material derived from this article or parts of it. The images or other third party material in this article are included in the article's Creative Commons licence, unless indicated otherwise in a credit line to the material. If material is not included in the article's Creative Commons licence and your intended use is not permitted by statutory regulation or exceeds the permitted use, you will need to obtain permission directly from the copyright holder. To view a copy of this licence, visit http:// creativecommons.org/licenses/by-nc-nd/4.0/.

© The Author(s) 2024