Skip to main content
. Author manuscript; available in PMC: 2016 Aug 18.
Published in final edited form as: IEEE J Solid-State Circuits. 2016 Feb 2;51(3):697–711. doi: 10.1109/JSSC.2016.2517133

Fig. 3.

Fig. 3

Simulated power consumption of a seven-stage CSRO with an inverter output buffer across frequencies.