# **1** Supplementary Figures



Supplementary Figure 1. Gate voltage vs electrolyte concentration spatial mappings of output  $O_i$ . A pulse is applied at every local input  $I_i$  (amplitude of 100 mV, width of 50 ms) and the amplitude of the corresponding output  $O_i$  is determined for different global DC gate voltages (G = 0 - 700 mV) and electrolyte concentrations (DI water – 100 mM NaCl). More effective global gating is observed through the 'diagonal' direction of the mappings (for high voltages and high electrolyte concentrations).

- 8
- 10

- 11
- ...
- 12
- 13





Supplementary Figure 2. Influence of the gate-device distance on global gating. Output  $O_i$  of the device at coordinates (1, 1) for the application of a pulse at the local input  $I_i$  (amplitude of 100 mV, width of 50 ms), global gate voltages G = 0 - 400 mV and various gate-channel distances on the 4 × 4 grid.



Supplementary Figure 3. Gating the device grid in a global electrolyte with an AC signal. Spatial output current mapping of  $O_i$ , at different moments of time of the AC global signal (frequency of 1 mHz and amplitude 600 mV). A voltage pulse is applied at every local input  $I_i$  (amplitude of 100 mV, width of 50 ms) and the output current  $O_i$  of every device is measured as a function of time. Every graph corresponds to a moment of time of the AC signal (inset).

- -





Supplementary Figure 4. Synchronization function. Resulting output current  $O_i$ , with the application of a global input *G* with higher harmonics (amplitude modulation of a sine wave of frequency of 2 Hz, amplitude of 500 mV and offset of 600 mV, with a second sine wave of frequency of 1 Hz, AM depth of 120%), and a train of voltage pulses (amplitude of 100 mV, width of 50 ms, period of 100 ms) at local input  $I_i$ . The steeper oscillation leads to higher output current  $O_i$ .



59 Supplementary Figure 5. OECT characteristic curves. (a)  $I_{DS} - V_{DS}$  measurements in typical 3-60 terminal transistor configuration for the OECT1 using a AgCl gate electrode ( $V_{DS} = 0 - 0.7 \text{ V}$ ,  $V_{GS} = 0 - 0.6 \text{ V}$ ). (b)  $I_{DS} - V_{DS}$  measurements in typical 3-terminal transistor configuration for the OECT1 using 62 another transistor OECT2 as a gate electrode ( $V_{DS} = 0 - 0.7 \text{ V}$ ,  $V_{OECT2} = 0 - 0.6 \text{ V}$ ).





Supplementary Figure 6. Time correlation mapping. (a) Schematic of the measurement procedure. (b)-(f) Amplitude of  $O_i$  vs  $t_k - t_j$  for different  $t_m - t_j$  time intervals ( $t_m - t_j = -15 - 15$  ms). Time correlation

66 mapping of Fig. 5(b) is constructed by combining the graphs of Supplementary Figure 3(b)-(f).

67

68





Supplementary Figure 7. Super-linear summation in coincidence detection measurements. (a)-(b) The sum two individual local inputs  $O_i(I_i)$  and  $O_i(I_k)$  (~ 87 µA) is smaller than the overall output  $O_i(I_i + I_k)$  (~ 105 µA). (c)-(d) The sum of  $O_i(I_j + I_k)$  and  $O_i(I_m)$  (~ 143 µA) is smaller than the overall output  $O_i(I_i + I_k + I_m)$  (~ 190 µA).

- .



## **104** Supplementary Notes

105

## 106 Supplementary Note 1 - Gate voltage vs electrolyte concentration spatial mappings of local output 107 $O_i$

Ionic concentration vs gate voltage spatial mappings are presented in **Supplementary Fig. 1**. A pulse is applied at every local input  $I_i$  (amplitude of 100 mV, width of 50 ms) and the amplitude of the corresponding output  $O_i$  is determined for different global DC gate voltages (G = 0 - 700 mV) and electrolyte concentrations (DI water – 100 mM NaCl). The global gating regulates more efficiently the I/O transmission for larger global voltages and with the presence of higher concentrations of ionic species. Thus the most effective route for the global regulation of every local I/O transmission is through the 'diagonal' of the diagram of **Supplementary Fig. 1**.

115

## 116 Supplementary Note 2 - Influence of the location of the gate on global gating

Regarding location of the gate in the device grid, two extreme regimes can be referred here. One extreme 117 is when the gate electrode has much smaller dimensions than the PEDOT:PSS active area of a device and 118 this regime was recently studied.<sup>1</sup> In the latter work, the output of the OECT was dependent on the 119 120 distance between the gate and the drain electrode, and this dependency allowed the demonstration of orientation selectivity with a multi-gated OECT. The channel dimensions of the multi-gated device were 121 in the range of  $\sim$  cm and the gates were approximately 4 times smaller. The opposite extreme is studied in 122 the present work. Here, the channel width and length is  $W \times L = 50 \times 50 \ \mu m^2$ , while the gate dimensions 123 are much larger and in the range of  $\sim$  mm. In this case, the output of the device is practically independent 124 on the distance between the global gate and the channel. 125

126 The difference between these two regimes can be understood quantitatively according to a previously

127 published work by D. A. Bernards, G. G. Malliaras et., al.<sup>2</sup> According to this work, the relation between

the electrolyte potential  $V_{\rm EL}$  and the gate potential  $V_{\rm G}$  is given by:

129 
$$V_{\rm EL} = \frac{V_{\rm G}}{1 + \frac{C_{\rm C}}{C_{\rm G}}}$$
 (1)

where  $C_{\rm C}$  and  $C_{\rm G}$  is the channel and the gate capacitance respectively. For large difference in the dimensions between the gate and the channel (i.e., the present case),  $C_{\rm G} \gg C_{\rm C}$  and thus  $V_{\rm E} \sim V_{\rm G}$ . This means that the whole gate voltage drops to the channel and the electrolyte resistance (or the gate-channel distance) is not a determinative parameter for the output of the device. For comparable dimensions (not applicable in this case) between the gate and the channel, capacitances  $C_{\rm C}$  and  $C_{\rm G}$  are also comparable and  $V_{\rm E} < V_{\rm G}$ . This results in a partial drop of the  $V_{\rm G}$  at the electrolyte, and in this case gate-channel distance affects the output response of the device.<sup>1</sup>

137 **Supplementary Fig. 2** shows the output  $O_i$  of the device at coordinates (1, 1) for the application of a 138 pulse at the local input  $I_i$  (amplitude of 100 mV, width of 50 ms) and for various locations of the gate on 139 the 4 × 4 grid (with dimensions of ~ 15x15 mm<sup>2</sup>). The output  $O_i$  is practically independent on the exact 140 location of the gate, at least within the dimensions of the grid.

141

## 142 Supplementary Note 3 - AC signals as global clocks

The I/O transmission of the grid of 4×4 devices for a global, AC signal is investigated in the 143 Supplementary Fig. 3. Similarly to the single device measurements of Fig. 3, a train of pulses is applied 144 at the *I<sub>i</sub>* terminal of every device (amplitude of 100 mV, width of 50 ms, period of 5 s), a global AC signal 145 is applied at G terminal (amplitude of  $\pm$  600 mV, frequency of 1 mHz) and the resulting spiking output 146 147 response  $O_i$  of every device is measured as a function of time. The mapping of every local output amplitude  $O_i$  of the grid, at different moments of time of the global AC signal is depicted in 148 Supplementary Fig. 3. The output response of the grid is regulated globally in a synchronized manner 149 and the I/O transmission can be modulated with a periodicity between the extreme values 0 –  $O_{\text{MAX}}$ 150 Therefore, the AC signal is considered as synchronization function, or a global clock. 151

#### 152 Supplementary Note 4 - Synchronization functions

153 The global oscillation of **Fig. 3(c)** is a result of the amplitude modulation (AM) of a 1 Hz signal with a 3 154 Hz signal. According to the formulation, the overall result of AM of a carrier signal (with frequency  $f_c$ ) 155 with a modulation signal (with frequency  $f_m$ ) without phase difference  $\varphi$  (= 0) is given by:<sup>3</sup>

156 
$$y(t) = ct_1 \cdot \sin(2\pi f_c t) + ct_2 \left[ \sin(2\pi (f_c + f_m)t) + \sin(2\pi (f_c - f_m)t) \right]$$
 (S2)

Where  $ct_i$  is a constant and t is time. For  $f_c = 1$  Hz and  $f_m = 3$  Hz, it comes out the resulting AM modulation exhibits the harmonics of  $f_c = 1$  Hz,  $f_c + f_m = 4$  Hz and  $|f_c - f_m| = 2$  Hz. In fact, these are the basic harmonics that are observed in **Fig. 3(c)**.

In Fig. 3 (c), a global oscillation with a positive offset (in the range 500 mV to 900 mV) is chosen, in 160 order to operate the device in the sub-threshold regime (i.e., G > 600 mV, or the 'OFF' state, see also Fig. 161 1(d)) during the majority of the global oscillation, and only during the basic harmonic of the AC signal 162 (i.e., 1 Hz) the device is operated close to the threshold regime ( $G \sim 600$  mV). This definition of the 163 global oscillation is the key feature for synchronization of an input train of pulses at the local input  $I_i$ , 164 with the basic harmonic of the global oscillation at 1 Hz, close the threshold regime. The output current 165 166  $O_i$  can dramatically be increased by using a steeper global oscillation below the threshold voltage (see Supplementary Fig. 4). 167

168

## 169 Supplementary Note 5 - OECT characteristic curves

**Supplementary Fig. 5(a)** shows typical, single device,  $I_{\rm DS} - V_{\rm DS}$  measurements in typical transistor configuration (3-terminal configuration). The  $I_{\rm DS} - V_{\rm DS}$  characteristic of the OECT1 is modulated by using a  $V_{\rm GS}$  voltage (using a AgCl gate electrode), which exhibits a typical OECT behavior.<sup>4</sup> Regarding the present work, the I/O suppression with a global gate voltage, can be understood quantitatively by taking into account the typical  $I_{\rm DS} - V_{\rm DS}$  of **Supplementary Fig. 5(a**). Moreover, another device (i.e., OECT2) can be used for gating the OECT1. **Supplementary Fig. 5(b)** shows similar  $I_{DS} - V_{DS}$  measurements (for OECT1) for different 'gate' voltages at the OECT2,  $V_{OECT2}$ (applied at the source terminal of OECT2, while the drain is floating). **Supplementary Fig. 5(b)** shows that every OECT in the grid (in this case OECT2) effectively acts as a gate electrode for OECT1 through the electrolyte. Although this 'secondary' gating is less effective when compared with the AgCl electrode case (the  $I_{DS} - V_{DS}$  is partially suppressed), it provides a quantitative explanation of the soft connectivity between individual devices through the electrolyte continuum.

182

#### 183 Supplementary Note 6 - Measurement procedure of coincidence detection

The measurement procedure of the construction of the time correlation mapping of the output  $O_i$ ,  $t_k - t_i$  vs 184  $t_m - t_i$  (refer also to Fig. 5(b)) is described thereafter. A voltage pulse ( $V_I = 0.5 \text{ V}, t_P = 10 \text{ ms}$ ) is applied at 185 three local inputs  $(I_i, I_k, I_m)$  with variable time intervals  $t_k - t_i$  (for the I<sub>k</sub> input) and  $t_m - t_i$  (for the I<sub>m</sub> input) 186 in respect to a reference time  $t_j$  of the  $I_j$  input and the output amplitude  $O_i$  of the  $i^{\text{th}}$  device (for  $V_0 = 0.05$ 187 V) is determined in every case (Supplementary Fig. 6(a)). The time correlation mapping of Fig. 5(b) 188 189 was constructed following the procedure that is described below: the time interval of the pair of pulses at  $I_m$  and  $I_j$  terminals (=  $t_m - t_j$ ) was kept constant and the time interval of the  $I_k$  terminal was varied, creating 190 191  $(t_m - t_j = \text{constant}, t_k - t_j)$  arrays. Following the above procedure, for different  $t_m - t_j = \text{constant}$  intervals, the surface of Fig. 5(b) is scanned and constructed (Supplementary Fig. 6(b)-(f),  $O_i$  vs  $t_k - t_j$  for 192 193 different  $t_m - t_j$  time intervals).

194

#### 195 Supplementary Note 7 - Super-linear summation

An example of the raw data of the measurement of coincidence detection is presented in **Supplementary Fig. 7**, as resulted by applying pulses at the local inputs  $I_j$ ,  $I_k$  and  $I_m$  for various time intervals and by defining the amplitude of the output current  $O_i$ . **Supplementary Fig. 7(a)** and **(b)**, show that the sum two individual local inputs  $O_i(I_i)$  and  $O_i(I_k)$  is smaller than the overall output  $O_i(I_i + I_k)$ , when inputs  $I_j$  and  $I_k$ are time-synchronized. Similarly, in **Supplementary Fig. 7(c)** and **(d)**, the sum of  $O_i(I_j + I_k)$  and  $O_i(I_m)$  is also smaller than the overall output  $O_i(I_i + I_k + I_m)$ . Therefore, the overall output response  $O_i$  is slightly super-linear summation of the individual local inputs.

203

### 204 Supplementary Note 8 - Endurance measurements

Supplementary Fig. 8(a) shows the endurance measurements of the output  $O_i$  as a function of time for applying a train of pulses (N = 360 cycles, amplitude of 100 mV, width of 50 ms and period of 5 s) at the local input  $I_i$  (at coordinates (1, 1)) for global gate voltages G = 0 - 400 mV. Supplementary Fig. 8(b) shows the same measurement in more detail (N = 50 cycles). The output of the device is quite stable after 360 cycles. For G = 0 mV, the amplitude of  $O_i$  is quite stable (< 0.1% degradation), while for G = 400mV the amplitude of  $O_i$  displays only a small degradation (~ 10%).

211

## 212 Supplementary References

| 213 | 1 | Gkoupidenis, P., Koutsouras, D. A., Lonjaret, T., Fairfield, J. A. & Malliaras, G. G. Orientation selectivity in a |
|-----|---|--------------------------------------------------------------------------------------------------------------------|
| 214 |   | multi-gated organic electrochemical transistor. Sci. Rep. 6, 27007, (2016).                                        |

2 Bernards, D. A. *et al.* Enzymatic sensing with organic electrochemical transistors. J. Mater. Chem. 18, 116 120, (2008).

- 217 3 https://en.wikipedia.org/wiki/Amplitude\_modulation.
- Bernards, D. A. & Malliaras, G. G. Steady-State and Transient Behavior of Organic Electrochemical
  Transistors. Adv. Funct. Mater. 17, 3538-3544, (2007).
- 220
- 221
- 222
- 223
- 224